

## 40V, 1A 1.1MHZ Synchronous Buck Converter

## **FEATURES**

- Up to 95% Efficiency
- Input Voltage Range: 4V to 40V
- Output Voltage Range: 0.8V to 20V
- Continuous Output Current: 1A
- CCM Switching Frequency: 1.1MHz
- Reference Voltage: 0.8V ±2% @25°C
- Maximum Duty Cycle: 95%
- Integrated MOSFETs: 450mΩ and 240mΩ
- Low Quiescent Current: 90µA
- Low Shutdown Current: 2.5µA
- Optional Operation Modes at Light-Load Condition:
  - DP31241B: Power Save Mode (PFM)
  - DP31241FB:Continuous Current Mode(FPWM)
- Over Current Protection
- Short Protection with Hiccup-Mode
- Internal Soft Startup
- Thermal Shutdown Protection

## **APPLICATIONS**

- Electric Tool
- White Goods, Small Household Appliances
- Audio, WIFI
- 12V, 24V Distributed Main Power Supply

## **TYPICAL APPLICATION CIRCUIT**

#### C V<sub>OUT</sub> BS VIN IN sw CFF R₁≹ COUT Opt ON/ FN CIN FB OFF GND $R_2$

2025/6/10 DP31241B/FB REV1.0 EN www.depuw.com

DESCRIPTIONS

The DP31241B/FB is a low EMI signature, synchronous, step-down, Current mode converter with internal power MOSFETs. It offers a very compact solution to provide 1A continuous current over a wide input supply range, with excellent load and line regulation. DP31241B/FB achieves low EMI signature with well controlled switching edges. Fault condition protection includes programmable -output over-voltage protection, and thermal shutdown. package.

DCM/CCM mode operation provides very low output ripple voltage for noise sensitive applications. Switching frequency is internally. set at 600KHZ, allowing the use of small surface mount inductors and capacitors. Low output voltages are easily supported with the 0.8V feedback reference voltage.

The DP31241B/FB requires a minimal number of readily available, external components and is available in a small package.

## ORDERING INFORMATION

| Part<br>Number | Description                      | Moisture<br>sensitivity level |  |  |
|----------------|----------------------------------|-------------------------------|--|--|
| SOT23-6        | Pb free in T&R,<br>3000 Pcs/Reel | MSL=3                         |  |  |

1



## **PRODUCT DESCRIPTION**

## Pin Arrangement



## Pin Configuration

| SOT23-6 | Pin Name | Description                                                                                                                     |
|---------|----------|---------------------------------------------------------------------------------------------------------------------------------|
| 1       | BS       | Supply input for the high-side NFET gate drive circuit. Connect a $0.1\mu$ F capacitor between VBST and SW pins.                |
| 2       | GND      | Ground Pin                                                                                                                      |
| 3       | FB       | Feedback pin for the internal control loop. Connect this pin to an external feedback divider.                                   |
| 4       | EN       | Chip Enable Pin. Drive EN above 1.4V to turn on the part. Drive EN below 0.4V to turn it off.                                   |
| 5       | IN       | Power supply voltage input.                                                                                                     |
| 6       | Sw       | Switch pin connected to the internal FET switches and inductor terminal. Connect the inductor of the output filter to this pin. |

www.depuw.com

2



## > Marking Information



DP31241 for product name:

YYY refers to the following table description, represents different packaging and special functions

XXXX The first X represents the last year,2020 is 0;The second X represents the month,inA-L 12 letters;The third and fourth X on behalf of the date,01-31said;

| Marking | Model       | Description                                                         |
|---------|-------------|---------------------------------------------------------------------|
| 31241B  | DP31241BST  | DP31241BST Buck, 4V~40V, 1A, 1.1MHZ, VFB 0.8V, <b>PFM</b> , SOT23-6 |
| 31241FB | DP31241FBST | DP31241FBST Buck, 4V~40V, 1A, 1.1MHZ, VFB 0.8V, FPWM, SOT23-6       |
|         | evelope     | K                                                                   |

2025/6/10 DP31241B/FB REV1.0 EN

www.depuw.com

3

## > Absolute Maximum Ratings

Over operating temperature range (unless otherwise noted)(1)

| PARAMETER                                     | Min  | Max | Unit |
|-----------------------------------------------|------|-----|------|
| VIN Voltage                                   | -0.3 | 45  | V    |
| EN Voltage                                    | -0.3 | 45  | V    |
| SW Voltage(DC)                                | -0.3 | 45  | V    |
| SW Voltage(AC less than 10ns while Switching) | -3   | 45  | v    |
| FB Voltage                                    | -0.3 | 6   | V    |
| BS Voltage(vs SW)                             | -0.3 | 6   | V    |
| Operating junction temperature,TJ             | -40  | 150 | °C   |
| Storage temperature, Tstg                     | -65  | 150 | °C   |
| Lead Temperature (Soldering, 10sec.)          | . 5  | 260 | °C   |

Note:(1)Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. Functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute – maximum – rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal

## Recommended Operating Conditions

| PARAMETER                     | Min | Max | Unit |
|-------------------------------|-----|-----|------|
| VIN Voltage(V <sub>IN</sub> ) | 4   | 40  | V    |
| Output current(lout)          | 0   | 1   | А    |
| LT C                          | -40 | 125 | °C   |

Note : (1)All limits specified at room temperature (TA = 25°C) unless otherwise specified. All room temperature limits are 100% production tested. All limits at temperature extremes are ensured through correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

www.depuw.com



## > ESD Ratings

| PARAMETER | Description                                                        | Value | Unit |
|-----------|--------------------------------------------------------------------|-------|------|
| НВМ       | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1)              | ±2000 | V    |
| CDM       | Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | ±500  | V    |

Note : (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## > Thermal Information

Developer

| THERMAL<br>METRIC     | Description                                  | SOT23-6 | Unit |
|-----------------------|----------------------------------------------|---------|------|
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance(1)(2) | 121.6   | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 69.1    | °C/W |
| R <sub>θJB</sub>      | Junction-to-board(Bottom) thermal resistance | 45.5    | °C/W |
| ψл                    | Junction-to-top characterization parameter   | 22.3    | °C/W |
| ψ <sub>ЈВ</sub>       | Junction-to-board characterization parameter | 46      | °C/W |

Note (1): The package thermal impedance is calculated in accordance to JESD 51-7.

Note (2): Thermal Resistances were simulated on a 4-layer, JEDEC board

www.depuw.com



DP31241B/DP31241FB 40V, 1A 1.1MHZ Synchronous Buck Converter

## **BLOCK DIAGRAM**



www.depuw.com



## **ELECTRICAL CHARACTERISTICS**(Typical at Vin=12V,TJ=25°C, unless otherwise noted.)

| Parameter                                 | Symbol                | Test Conditions                                  | Min   | Тур  | Мах   | Units |
|-------------------------------------------|-----------------------|--------------------------------------------------|-------|------|-------|-------|
| Input Voltage                             | VIN                   |                                                  | 4     |      | 40    | V     |
| VIN Quiescent Current                     | lq                    | No-switching, VEN=12V,<br>VFB=VREF*105%, Iout=0A |       | 90   |       | uA    |
| Shutdown Current                          | Ishdn                 | Ven=0V                                           |       | 2.5  |       | uA    |
| VIN UVLO Rising Threshold                 | VUVLO(R)              | VIN Rsing                                        |       | 3.8  | 0     | V     |
| VIN UVLO Falling Threshold                | VUVLO(F)              | VIN Falling                                      |       | 3.5  |       | V     |
| VIN UVLO Hysteresis                       | VUVLO(HYS)            | A.                                               | X     | 0.3  |       | V     |
| FB Voltage                                | Vfb                   | TJ=25℃                                           | 0.792 | 0.8  | 0.808 | V     |
| FB Leakage Current                        | IFB(LkG)              | TJ=25℃                                           | -100  | 10   | 100   | nA    |
| Switching Frequency                       | Fsw                   | Vout=1.2V, Operation CCM                         |       | 1.1  |       | MHZ   |
| Max duty cycle                            | Dmax                  | 5                                                |       |      | 95    | %     |
| Mini on Pulse Width                       | TON(MIN)              |                                                  |       | 70   |       | ns    |
| High-Side Switch Current Limit            | IHS(OC)               | VIN= 12V, VFB=90%                                |       | 1.75 |       | Α     |
| Low-Side Switch Current Limit             | Ils(OC)               | VIN= 12V, VFB=90%                                |       | 1.2  |       | Α     |
| Low-Side Switch Current Limit_N           | ILS_N(OC)             | FCCM Olny                                        |       | 0.55 |       | Α     |
| High-Side MOS ON-Resistance               | R <sub>DSON(HS)</sub> | lsw=100mA                                        |       | 450  |       | mΩ    |
| Low-Side MOS ON-Resistance                | R <sub>DSON(LS)</sub> | lsw=100mA                                        |       | 250  |       | mΩ    |
| VOUT OVP Rising Threshold                 | VOVP(R)               | VOUT Rising                                      |       | 115  |       | %     |
| VOUT OVP Falling Threshold                | VOVP(F)               | VOUT Falling                                     |       | 111  |       | %     |
| VOUT UVP Rising Threshold                 | VUVP(R)               | VOUT Rising                                      |       | 72.5 |       | %     |
| VOUT UVP Falling Threshold                | VUVP(F)               | VOUT Falling                                     |       | 69   |       | %     |
| EN Rising Threshold                       | VEN(R)                | EN Rising                                        | 1.1   | 1.23 | 1.36  | V     |
| EN Falling Threshold                      | VEN(F)                | EN Falling                                       | 0.95  | 1.1  | 0.22  | V     |
| EN Hysteresis                             | VEN(HYS)              |                                                  |       | 0.12 |       | V     |
| Soft Start                                | Tss                   | 10%*Vout to 90%*Vout                             |       | 2    |       | ms    |
| Over-Temperature Protection               | Tsd                   |                                                  |       | 160  |       | °C    |
| Over-Temperature Protection<br>hysteresis | ∆TSD                  |                                                  |       | 30   |       | °C    |



## **TYPICAL CHARACTERISTICS**

Test Condition:  $TA = 25^{\circ}C$ , VIN=12V, Vout=5V, unless otherwise noted.



2025/6/10 DP31241B/FB\_REV1.0\_EN

www.depuw.com

8



# DP31241B/DP31241FB

40V, 1A 1.1MHZ Synchronous Buck Converter



2025/6/10 DP31241B/FB\_REV1.0\_EN

www.depuw.com

## **FUNCTIONS DESCRIPTION**

#### • Feature Description

The DP31241B/FB is a Current mode step down DC/DC converter that provides excellent transient response with no extra external compensation components. This device contains an internal, low resistance, high voltage power MOSFET, and operates at a high 1.5MHz operating frequency to ensure a compact, high efficiency design with excellent DC performance.

#### Thermal Shutdown

The internal thermal-shutdown circuitry forces the device to stop switching if the junction temperature exceeds 160 ° C typically. Once the junction temperature falls below the falling threshold, the device returns to normal operation automatically.

#### • Soft Start

The soft-start is implemented to prevent the converter output voltage from overshooting during startup. When the chip starts, the internal circuitry generates a soft-start voltage (SS) ramping up from 0V to 0.8V. When it is lower than the internal reference (REF), SS overrides REF so the error amplifier uses SS as the reference. When SS is higher than REF, REF regains control. The SS time is internally max to 2ms.

#### • UNDER-VOLTAGE LOCKOUT (UVLO)

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. UVLO protection monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut off. When the voltage is higher than UVLO threshold voltage, the device is enabled again. The DP31241B/FB integrates output overvoltage protection function, which can reduce the possible output voltage overshoot in case of chip failure or sudden load reduction, and avoid damage to downstream electrical equipment. When the output exceeds VOVP (R), the VOUT OVP comparator output is set to high, and the integrated high and low side MOSFETs will be turned off to avoid further increase in output. When the output is below VOVP (F), the chip will resume normal operation. The output overvoltage protection function is a non latch function.

#### REVERSE CURRENT PROTECTION(DP31241FB Olny)

The DP31241FA operates in FPWM mode under light load conditions, allowing low side MOSFETs to pass reverse current. In FPWM mode, if the output terminal is accidentally connected to an external power source, the chip may operate in reverse boost mode, generating high reverse current and damaging the chip. DP31241FA Integrates a low side MOSFET current detection circuit internally. When the reverse current of the low side MOSFET is detected to be greater than the reverse current limit threshold Is (Noc), the low side MOSFET is immediately turned off, and then the high side MOSFET is turned on to discharge the energy of the output inductor. This function can limit the reverse current to remain above the reverse current limit threshold, thereby protecting the low side MOSFET. In addition, the reverse current limiting function does not take effect within the minimum turn off time

#### • Low Dropout Mode

In CCM operation, the switching frequency is fixed, and the minimum and maximum duty cycle values **Dmin** and **Dmax** of the converter are respectively affected by the shortest conduction time **ton (min)** and **toff (min)**.

#### OUTPUT Over Voltage Protection(OVP)

2025/6/10 DP31241B/FB\_REV1.0\_EN www.depuw.com



## DP31241B/DP31241FB 40V, 1A 1.1MHZ Synchronous Buck Converter

$$D_{min} = t_{ON(min)} \times f_{SW}$$

$$D_{max} = 1 - t_{OFF(min)} \times f_{SW}$$
(2)

(1)

Given the output voltage, the maximum operational input voltage is:

$$V_{IN(max)} = \frac{V_{OUT}}{D_{min}} \tag{3}$$

Given the output voltage, the minimum operable input voltage is:

$$V_{IN(min)} = \frac{V_{OUT}}{D_{max}} \tag{4}$$

Considering the voltage drop in the power circuit, the actual maximum/minimum operable input voltage will be greater/less than the calculated value mentioned above.

When the input voltage approaches the output voltage, in order to maintain the maximum output voltage as much as possible, the chip will reduce the operating switching frequency. Due to the fixed toFF (min), the conduction time of the high side MOSFET will be extended up to a maximum of 3.5us (typical value)

#### • EN enable control

DP31241X provides an external enable control pin (EN) to enable or disable chip operation. When the EN pin voltage is higher than the EN rising voltage (VEN (R)) and the IN voltage is higher than the VIN undervoltage lock threshold (VUVLO(R)), the chip enables normal operation.

If the EN pin voltage is pulled below the threshold voltage (VEN (F)), the chip stops switching and enters shutdown mode. Even if the VIN voltage is higher than the VIN undervoltage lock threshold (V UVLO(R)), the chip is disabled and the switching action stops. In shutdown mode, the input current of the chip decreases to the lowest shutdown current (typical value is  $2.5 \mu$  A)

The EN pin has an internal pull-up current source, allowing users to keep the EN pin suspended to enable the chip. In addition, according to practical application needs, the EN pin can be connected to an external logic control interface to achieve chip control. The voltage of the EN pin shall not exceed VIN+0.3V. When VIN is 0V, it is not recommended to apply EN voltage.



2025/6/10 DP31241B/FB\_REV1.0\_EN

www.depuw.com



## APPLICATION INFORMATION

The output stage of synchronous buck converter is mainly composed of inductor and capacitors. By switching the internally integrated power MOSFET, the energy is stored and transferred to the load, and the second-order LC filter is formed to smooth the switching node voltage so that the stable output DC voltage is obtained.

#### **Setting Output Voltage**

The output voltage is set by FB voltage, which is divided by resistor (R1 & R2) from output node to Ground. That resistor with 1% or higher accuracy is preferred. The output voltage value is set by equation as below.



Vref is the internal reference voltage of DP31241B/FB, 0.8V.

| Iac  | ne i i i i i i i i i i i i i i i i i i i | comm |      | mpom | ant Se | lection | Iable   |
|------|------------------------------------------|------|------|------|--------|---------|---------|
| VOUT | R1                                       | R2   | BS   | L1   | CIN    | COUT    | CFF(pF) |
| (V)  | (kΩ)                                     | (kΩ) | (uF) | (uH) | (uF)   | (uF)    | Opt.    |
| 1.05 | 6.25                                     | 20   | 0.1  | 2.2  | 22     | 44      | Opt.    |
| 3.3  | 31.6                                     | 10   | 0.1  | 4.7  | 22     | 44      | Opt.    |
| 5    | 52.3                                     | 10   | 0.1  | 6.8  | 22     | 44      | Opt.    |
| 9    | 102                                      | 10   | 0.1  | 8.2  | 22     | 44      | Opt.    |
| 12   | 140                                      | 10   | 0.1  | 10   | 22     | 44      | Opt.    |
| 20   | 240                                      | 10   | 0.1  | 22   | 22     | 44      | Opt.    |

#### Table1 Recommend Component Selection Table

#### Inductor selection

An inductor is required to supply constant current

2025/6/10 DP31241B/FB REV1.0 EN to the load while being driven by the switched input voltage. The common value of the inductance is between 2.2uH to 22uH. A larger value inductor will result in less current ripple and lower output voltage ripple. However, the larger value inductor will have larger physical size, higher DC resistance, and/or lower saturation current. A good rule to calculate the inductance is to allow the peak-to-peak ripple current in the inductor to be approximately 30% of the maximum load current. At the same time, it is needed to make sure that the peak inductor current is below the inductor saturation current.

The inductance value can be calculated by:

$$L = \frac{V_{OUT}}{f_s \times \Delta I_L} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$

Where VOUT is the output voltage, VIN is the input voltage, fs is the switching frequency, and  $\Delta L$  is the peak-to-peak inductor ripple current.

The maximum inductor peak current is:

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_L}{2}$$

The choice of which style inductor to use mainly depends on the price vs. size requirements and any EMI constraints.

Under light load conditions below 100mA, larger inductance is recommended for improved efficiency

#### Input capacitors selection

The input current to the step-down converter is discontinuous, therefore a capacitor is required to supply the AC current to the converter. It is recommend to use low ESR capacitors to optimize the performance. Ceramic capacitor is preferred, but tantalum or low-ESR electrolytic capacitors may also meet the requirements. It is better to choose X5R or X7R dielectrics when using ceramic capacitors.

Since the input capacitor (CIN) absorbs the input switching current, a good ripple current rating is required for the capacitor. The RMS current in the input capacitor can be estimated by:

www.depuw.com



$$I_{\text{CIN}} = I_{\text{load}} \times \sqrt{\frac{V_{\text{OUT}}}{V_{\text{IN}}}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$

The worst-case condition occurs at VIN =  $2 \times$  VOUT, where:

$$I_{CIN} = \frac{I_{load}}{2}$$

For simplification, choose the input capacitor whose RMS current rating is greater than half of the maximum load current. When electrolytic or tantalum capacitors are used, a small, high quality ceramic capacitor, i.e.  $0.1\mu$ F, should be placed as close to the IC as possible. When ceramic capacitors are used, make sure that they have enough capacitance to maintain voltage ripple at input. The input voltage ripple caused by capacitance can be estimated by:

$$\Delta V_{IN} = \frac{I_{load}}{f_s \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

CIN is the input capacitance.

#### • Output capacitors selection

The output capacitor (COUT) is required to maintain the DC output voltage. Ceramic, tantalum, or low ESR electrolytic capacitors are recommended. Low ESR capacitors are preferred to keep the output voltage ripple low. The output voltage ripple can be estimated by:

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_{s} \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times \left(R_{ESR} + \frac{1}{8 \times f_{s} \times C_{OUT}}\right)$$

Where L is the inductor value, RESR is the equivalent series resistance (ESR) value of the output capacitor and COUT is the output capacitance value. In the case of ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is mainly determined by the capacitance. For simplification, the output voltage ripple can be estimated by:  $\Delta V_{OUT} = \frac{V_{OUT}}{8 \times f_{s}^{2} \times L \times C_{OUT}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$ 

In the case of tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated to:

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_s \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times R_{ESR}$$

The characteristics of the output capacitor also affect the stability of the regulation system. The DP31212S/FS can be optimized for a wide range of capacitance and ESR values.

#### • Feed-Forward Capacitor Selector(CFF)

DP31241B/FB has internal loop compensation, so adding CFF is optional. Specifically, consider whether to add feed-forward capacitors according to the situation.

The use of a feed-forward capacitor (CFF) in the feedback network is to improve the transient response or higher phase margin. To reduce transient ripple, the feed-forward capacitor value can be increased to push the cross frequency to higher region. Although this can improve transient response, it also decreases phase margin and cause more ringing. In the other hand, if more phase margin is desired, the feed-forward capacitor value can be decreased to push the cross frequency to lower region.

the value of feed-forward capacitor (CFF) can be calculated with the following equation:

$$Cff\_op = \frac{1}{2\pi \times f\_nocff} \times \sqrt{\frac{1}{R1} \times \left(\frac{1}{R1} + \frac{1}{R2}\right)}$$

Where F\_nocff is the cross frequency. the crossing frequency is generally taken as 1/10 to 1/5 of the switching frequency, R1 and R2 are feedback resistors.

2025/6/10 DP31241B/FB\_REV1.0\_EN www.depuw.com



#### Bootstrap Capacitor Selection

Bootstrap Capacitor Selection A  $0.1-\mu F$  ceramic capacitor must be connected between the VBST to SW pin for proper operation. recommends to use a ceramic capacitor.

#### • PCB Layout

PCB layout is a critical portion of good power supply design. The following guidelines will help users design a PCB with the best power conversion efficiency, thermal performance, and minimized EMI.

**1.** The feedback network, resistor R1 and R2, should be kept close to FB pin. Vout sense path should stay away from noisy nodes, such as SW & BS signals and preferably through a layer on the other side of shielding layer.

2. The input bypass capacitor C5 and C2 must be

placed as close as possible to the VIN pin and ground. Grounding for both the input and output capacitors should consist of localized top side planes that connect to the GND pin and PAD. It is a good practice to place a ceramic cap near the VIN pin to reduce the high frequency injection current.

**3.** The inductor L should be placed close to the SW pin to reduce magnetic and electrostatic noise.

**4.** The output capacitor, COUT should be placed close to the junction of L1. The L1, and COUT trace should be as short as possible to reduce conducted and radiated noise and increase overall efficiency.

**5.** The ground connection for C5, C2 and C8, C4, C3 should be as small as possible and connect to system ground plane at only one spot (preferably at the COUT ground point ) to minimize injecting noise into system ground plane.

**6**. Large GND Copper Pour near IC is recommended to minimize the heat of IC.



### • Layout Example:

www.depuw.com



## **PACKAGE DIMENSION**



|   | Sumbol | Dimensions i   | n Millimeters |
|---|--------|----------------|---------------|
|   | Symbol | Min            | Max           |
|   | А      | <u>, (C) -</u> | 1.350         |
|   | A1     | 0.000          | 0.150         |
|   | A2     | 1.000          | 1.200         |
|   | b      | 0.300          | 0.500         |
|   | 2      | 0.100          | 0.220         |
|   | D      | 2.820          | 3.020         |
|   | E      | 1.500          | 1.700         |
| K | E1     | 2.600          | 3.000         |
|   | e      | 0.950          | (BSC)         |
|   | e1     | 1.800          | 2.000         |
|   | L      | 0.300          | 0.600         |
|   | θ      | 0°             | 8°            |

www.depuw.com

15



### DP31241B/DP31241FB 40V, 1A 1.1MHZ Synchronous Buck Converter

## **REVISION HISTORY**

| ditions | Revised Date | Redaction person | Revision content |
|---------|--------------|------------------|------------------|
| REV1.0  | 2025/6/10    | РХВ              | First release    |
|         |              |                  |                  |
|         |              |                  | Sig.             |
| I       |              |                  | e let            |
|         |              |                  |                  |
|         |              |                  | Co.              |
|         |              |                  | . (5             |
|         |              |                  |                  |
|         |              |                  | XIV              |
|         |              | e                |                  |
|         |              |                  |                  |
|         |              | MC.              |                  |
|         |              |                  |                  |
|         |              |                  |                  |
|         | 08           | <u>}</u>         |                  |
|         | 1000         |                  |                  |
| 6       | evelope      |                  |                  |
| $\leq$  | perfelope    |                  |                  |
|         | )evelope     |                  |                  |
|         | Jevelope     |                  |                  |

www.depuw.com



## **OFFICIAL ANNOUNCEMENT**

Developer I will ensure the accuracy and reliability of the product specification document, but we reserve the right to independently modify the content of the specification document without prior notice to the customer. Before placing an order, customers should contact us to obtain the latest relevant information and verify that this information is complete and up-to-date. All product sales are subject to the sales terms and conditions provided by our company at the time of order confirmation.

Developer I will periodically update the content of this document. Actual product parameters may vary due to differences in models or other factors. This document does not serve as any express or implied guarantee or authorization.

The product specification does not include any authorization for the intellectual property owned by our company or any third party. With respect to the information contained in this product specification, we make no explicit or implied warranties, including but not limited to the accuracy of the specification, its fitness for commercial use, suitability for specific purposes, or non-infringement of our company's or any third party's intellectual property. We also do not assume any responsibility for any incidental or consequential losses related to this specification document and its use.

We do not assume any obligations regarding application assistance or customer product design. Customers are responsible for their own use of our company's products and applications. In order to minimize risks associated with customer products and applications, customers should provide thorough design and operational safety validation.

The reproduction, transmission or use of this document or its contents is not permitted without express written authority. Once discovered, the company will pursue its legal responsibility according to law and compensate for all losses caused to the company.

Please note that the product is used within the conditions described in this document, paying particular attention to the absolute maximum rating, operating voltage range, and electrical characteristics. The Company shall not be liable for any damage caused by malfunctions, accidents, etc. caused by the use of the product outside the conditions stated in this document.

Developer I has been committed to improving the quality and reliability of products, but all semiconductor products have a certain probability of failure, which may lead to some personal accidents, fire accidents, etc.When designing products, pay full attention to redundancy design and adopt safety indicators, so as to avoid accidents.

When using our chips to produce products, Developer I shall not be liable for any patent dispute arising from the use of the chip in the product, the specification of the product, or the country of import, etc., in the event of a patent dispute over the products including the chip.

www.depuw.com